#### ECE 2029 Introduction to Digital Circuit Design HOMEWORK # 4

Due: 2pm on Friday, 04/24

| udent Name: |                                   |  |  |  |
|-------------|-----------------------------------|--|--|--|
|             |                                   |  |  |  |
|             |                                   |  |  |  |
| Score       | Instructor/TA's Comments          |  |  |  |
| /10         |                                   |  |  |  |
| /25         |                                   |  |  |  |
| /50         |                                   |  |  |  |
| /15         |                                   |  |  |  |
| /100        |                                   |  |  |  |
|             | Score<br>/10<br>/25<br>/50<br>/15 |  |  |  |

#### Important (TIPS)

1. Show all the process work neatly, don't just jump to answer. Partial credit may be given. Box/highlight your answer.

TA's/Instructor's Signature: \_\_\_\_\_ Date:

- 2. Read the problem carefully, don't assume. Look for the simple, straightforward way to solve the problem. Don't overdo yourself.
- 3. To make the grading easier, please return your homework on this problem sheet.
- 4. If you need to use an extra piece of paper, please staple it on and number your solutions just like below!

Please turn it into the ECE2029 box located at the ECE department office AK202 above the shelf just when you walk-in.

#### Problem 1 – 10 points total

The following truth table describes the logic function of **low-active** 2-to-4 decoder. Using the decoder and a 2-input AND gate, we can build a logic circuit function F. Note that Yo and Y3 are not connected. Complete the truth table below and derive the logic expression of F (with So and S1 as input and F as output); then indicate clearly what type of logic gate this circuit functions.

| S1 | So | <b>Y</b> 3 | Y2 | Y1 | Yo | F |
|----|----|------------|----|----|----|---|
| 0  | 0  | 1          | 1  | 1  | 0  |   |
| 0  | 1  |            |    |    |    |   |
| 1  | 0  |            |    |    |    |   |
| 1  | 1  |            |    |    |    |   |



# Problem 2 – 25 points total

Design a 2-bit comparator using a 16-to-1 multiplexer. Given two standard unsigned binary numbers A[1:0] and B[1:0], if A  $\leq$  B, then {C = 0}, else {C = 1}. Write the truth table of the comparator. Then draw a circuit block diagram by implementing it with a 16-to-1 multiplexer. Write a Verilog code also to implement the comparator.

| Λ. | Λ. | D. | D. | _ |
|----|----|----|----|---|
| A1 | Ao | B1 | Во | C |
| 0  | 0  | 0  | 0  |   |
| 0  | 0  | 0  | 1  |   |
| 0  | 0  | 1  | 0  |   |
| 0  | 0  | 1  | 1  |   |
| 0  | 1  | 0  | 0  |   |
| 0  | 1  | 0  | 1  |   |
| 0  | 1  | 1  | 0  |   |
| 0  | 1  | 1  | 1  |   |
| 1  | 0  | 0  | 0  |   |
| 1  | 0  | 0  | 1  |   |
| 1  | 0  | 1  | 0  |   |
| 1  | 0  | 1  | 1  |   |
| 1  | 1  | 0  | 0  |   |
| 1  | 1  | 0  | 1  |   |
| 1  | 1  | 1  | 0  |   |
| 1  | 1  | 1  | 1  |   |

# Problem 3 - 50 points total

For the function F described by the truth table: (10 pts)

|   | 1 | T | 1_ | 1_ |
|---|---|---|----|----|
| W | X | Υ | Z  | F  |
| 0 | 0 | 0 | 0  | 0  |
| 0 | 0 | 0 | 1  | 1  |
| 0 | 0 | 1 | 0  | 1  |
| 0 | 0 | 1 | 1  | 1  |
| 0 | 1 | 0 | 0  | 0  |
| 0 | 1 | 0 | 1  | 1  |
| 0 | 1 | 1 | 0  | 1  |
| 0 | 1 | 1 | 1  | 0  |
| 1 | 0 | 0 | 0  | 1  |
| 1 | 0 | 0 | 1  | 1  |
| 1 | 0 | 1 | 0  | 0  |
| 1 | 0 | 1 | 1  | 0  |
| 1 | 1 | 0 | 0  | 1  |
| 1 | 1 | 0 | 1  | 1  |
| 1 | 1 | 1 | 0  | 1  |
| 1 | 1 | 1 | 1  | 0  |
|   |   |   |    |    |

With hazards: F =

Without hazards: F =



a) Use a Karnaugh map (above) to produce simplified sum of products (SOP) expressions of F, one with and one without hazards?

What type of hazard is associated with sum of products expressions?

| b) | Draw the combinational logic circuit diagram for an implementation of sum of product logic expression gates ONLY. | n without hazard using NAND<br>(15 pts) |
|----|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
|    |                                                                                                                   |                                         |
|    |                                                                                                                   |                                         |
|    |                                                                                                                   |                                         |
|    |                                                                                                                   |                                         |
|    |                                                                                                                   |                                         |
|    |                                                                                                                   |                                         |

| c) | arnaugh map (below) to produce simplified product of sums (POS) expressions of F, one with hazards and one without. |  |  | hout |  |
|----|---------------------------------------------------------------------------------------------------------------------|--|--|------|--|
|    | What type of hazard is associated with product of sums expressions?                                                 |  |  |      |  |
|    | With hazards: F =                                                                                                   |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    | Without hazards: F=                                                                                                 |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |
|    |                                                                                                                     |  |  |      |  |

| d) | I) Draw the circuit diagram for an implementation of product of sum logic expression without hazard using NOR gates ON |  |  |  |  |
|----|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|    | (15 pts)                                                                                                               |  |  |  |  |
|    |                                                                                                                        |  |  |  |  |
|    |                                                                                                                        |  |  |  |  |
|    |                                                                                                                        |  |  |  |  |

# Problem 4 – 15 points total

Draw the timing waveform for any of the hazard-free expression (SOP/POS) from problem 3.

**Initial State:** W=Z=0; X=Y=1

Z changes from 0 to 1,

